Evaluating and implementing noise tolerance precharge in full adder / Mohd Shamian Zainal, Shipun Anuar Hamzah and Azmi Sidek

The semiconductor device now day are dealing with the Very Large Scale Integrated (VLSI) circuit for performing the component such as logic, adder, multiplexer and other device. But in order to function in normal condition or in high speed condition the output node of the circuit are influence by th...

Full beskrivning

Sparad:
Bibliografiska uppgifter
Huvudskapare: Zainal, Mohd Shamian (Författare, medförfattare), Hamzah, Shipun Anuar (Författare, medförfattare), Sidek, Azmi (Författare, medförfattare)
Materialtyp: Bok
Publicerad: 2006.
Ämnen:
Länkar:Link Metadata
Taggar: Lägg till en tagg
Inga taggar, Lägg till första taggen!

MARC

LEADER 00000 am a22000003u 4500
001 repouitm_81938
042 |a dc 
100 1 0 |a Zainal, Mohd Shamian  |e author 
700 1 0 |a Hamzah, Shipun Anuar  |e author 
700 1 0 |a Sidek, Azmi  |e author 
245 0 0 |a Evaluating and implementing noise tolerance precharge in full adder / Mohd Shamian Zainal, Shipun Anuar Hamzah and Azmi Sidek 
260 |c 2006. 
500 |a https://ir.uitm.edu.my/id/eprint/81938/1/81938.PDF 
520 |a The semiconductor device now day are dealing with the Very Large Scale Integrated (VLSI) circuit for performing the component such as logic, adder, multiplexer and other device. But in order to function in normal condition or in high speed condition the output node of the circuit are influence by the several type of noise in deep submicron circuit. The noise will cause the circuit produce the error output. To overcome this problem, one technique has been used. The technique is Noise Tolerance Precharge circuit design. In this paper the Noise Tolerance Precharge circuit will be combining into the Complemenry Metal Oxide Semiconductor (CMOS) circuit. The comparison for each result show the Noise Tolerance Precharge circuit output is more noise-immune and display batter result. The implemented circuits with Noise Tolerance Precharge result show the circuit is reduce noise 90% of the error in normal domino technique. The designs in this paper are based on MOS 0.35µ technology. 
546 |a en 
690 |a Electric apparatus and materials. Electric circuits. Electric networks 
655 7 |a Conference or Workshop Item  |2 local 
655 7 |a PeerReviewed  |2 local 
787 0 |n https://ir.uitm.edu.my/id/eprint/81938/ 
856 4 1 |u https://ir.uitm.edu.my/id/eprint/81938/  |z Link Metadata